Home
/
Comprehensive
/
Senior 3D-IC Design Methodology Engineer
Senior 3D-IC Design Methodology Engineer-May 2024
Hillsboro
May 6, 2026
ABOUT INTEL
Intel creates world-changing technology that enriches the lives of every person on earth.
10,000+ employees
Technology
VIEW COMPANY PROFILE >>
About Senior 3D-IC Design Methodology Engineer

  Job Description

  The Group:

  Intel's Advanced Design (AD) team resides within the Design Enablement (DE) organization, which collaborates closely with our partners in process technology, IP, and products spanning client/server and networking products. The primary focus of AD is to guide process technology definition, and design prototypes in Intel's latest process technology, supporting Intel's internal and external design customers.

  The future of Moore's Law: 3D-IC :

  https://www.intel.com/content/www/us/en/newsroom/opinion/moore-law-now-and-in-the-future.html

  https://www.zdnet.com/paid-content/article/moores-law-under-the-microscope-intel-advances-transistor-technology/

  https://www.tomshardware.com/news/intel-teases-falcon-shores-xpu

  The Role:

  The Design Technology Pathfinding (DTP) organization in Design Enabling (DE) is chartered to identify and drive key strategic initiatives in the pathfinding of future technologies, as a holistic Design co-optimization across the Product stack from System architecture to silicon as we extend DTCO to STCO (System Technology Co-Optimization). The job requires partnering and leveraging domain experts across Intel and the EDA Eco-System

  Your responsibilities may include, but not be limited to:

  Innovate on 3D-IC Heterogenous integration as a holistic co-optimization from System to Silicon in partnership with domain experts, extending DTCO to STCO (System Technology Co-Optimization).

  Establish 3D-IC prototypes across market segments. Collaboration with Product teams to identify critical product characteristics and target setting requirements.

  Engage with EDA providers on pathfinding of 3D-IC EDA feature requirements and 3D-IC design methodology.

  Circuit Design analysis and design optimization of 3D advanced silicon/package technology features to enable strong product differentiation

  Design analysis and optimization for 3D-IC Advanced Silicon and Packaging technology definition and certification.

  3D-IC Test Chips validation of 3D-IC technology platforms and design methodology

  #DesignEnablement

  Qualifications

  You must possess the below minimum qualifications to be initially considered for this position. Preferred qualifications are in addition to the minimum requirements and are considered a plus factor in identifying top candidates.

  Minimum Qualifications:

  Candidate must possess a MS degree with 4+ years of experience or PhD degree with 2+ years of experience in Electrical Engineering or Computer Engineering and or related field.

  Direct experience in the following areas:

  Expert on establishing Static Timing Analysis (STA) methodology and signoff including variation analysis.

  Experience driving digital design flows and EDA vendor engagement.

  Experience with Testchip designs and/or Product designs.

  Multiple clock domain and Low Power Design.

  Scripting skills using a programming language such as Python, TCL

  Preferred Qualifications:

  4+ years of experience in the following:

  Physical Design Methodologies for optimal Performance Power Area Cost (PPAC) in advanced technologies.

  Experience with ARM-based system PPA optimization

  3D Silicon and 3D Packaging technologies.

  Reference designs and TFM for STCO/3D-IC.

  Circuit design, Standard Cell Library and Memory Architectures.

  Power Management Design Methodology and Power Distribution Network (PDN), IR/EM, Thermals.

  Inside this Business Group

  As the world's largest chip manufacturer, Intel strives to make every facet of semiconductor manufacturing state-of-the-art -- from semiconductor process development and manufacturing, through yield improvement to packaging, final test and optimization, and world class Supply Chain and facilities support. Employees in the Technology Development and Manufacturing Group are part of a worldwide network of design, development, manufacturing, and assembly/test facilities, all focused on utilizing the power of Moore’s Law to bring smart, connected devices to every person on Earth.

  Other Locations

  US, Santa Clara

  Posting Statement

  All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.

  Benefits

  We offer a total compensation package that ranks among the best in the industry. It consists of competitive pay, stock, bonuses, as well as, benefit programs which include health, retirement, and vacation. Find more information about all of our Amazing Benefits here. (https://jobs.intel.com/en/benefits)

  Annual Salary Range for jobs which could be performed in US, California: $144,501.00-$217,311.00

  *Salary range dependent on a number of factors including location and experience

  Working Model

  This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. In certain circumstances the work model may change to accommodate business needs.

Comments
Welcome to zdrecruit comments! Please keep conversations courteous and on-topic. To fosterproductive and respectful conversations, you may see comments from our Community Managers.
Sign up to post
Sort by
Show More Comments
SIMILAR JOBS
Designer - Kitchen/Bath
Job Description Designers support three primary store priorities: Customers First, In Stock, and Store Appearance. Designers support Customers First by providing fast, thorough, and friendly service
Customer Service/Sales
Job Description Position Purpose: Customer Service/Sales associates provide fast, friendly service by actively seeking out customers to assess their needs and provide assistance. These associates lea
Customer Service/Sales ($16.00 an hour)
Job Description Position Purpose: Customer Service/Sales associates provide fast, friendly service by actively seeking out customers to assess their needs and provide assistance. These associates lea
Freight/Receiving
Job Description Position Purpose: Associates in Freight/Receiving positions ensure the store is stocked and ready for business every day. They load and unload trucks, move material from the receiving
Customer Service/Sales
Job Description Position Purpose: Customer Service/Sales associates provide fast, friendly service by actively seeking out customers to assess their needs and provide assistance. These associates lea
Lot Associate
Job Description Lot Associates assist customers with the loading of their vehicles and also monitor and maintain the entrance of the store. Lot Associates also are responsible for maintaining a suffi
Designer - Kitchen/Bath
Job Description Designers support three primary store priorities: Customers First, In Stock, and Store Appearance. Designers support Customers First by providing fast, thorough, and friendly service
Health Physicist
Summary Click on Learn more about this agency button below for IMPORTANT additional information. This position will support the Federal Government's response efforts to COVID-19. Responsibilities *Du
MERCHANDISING
Job Description Merchandising Execution Associates (MEAs) ensure that the products are stocked and properly merchandised to provide the customer the best possible shopping experience while always kee
Asset Protection Specialist
Job Description Position Purpose: The Asset Protection Specialist is primarily responsible for preventing financial loss caused by theft and fraud and supporting safety and environmental program comp
Copyright 2023-2026 - www.zdrecruit.com All Rights Reserved